### CAUI-4 Chip – Chip Spec Discussion



#### **Chip-Chip Considerations**

- Target: low power, simple chip-chip specification to allow communication over TBD loss with one connector
  - Similar to Annex 83A in 802.3ba
    - 25cm or ~10 inches over PCB
    - If we apply 1.7dB loss / inch we get 17dB + Connector (~1dB)
      - Meg6\_HighSR-Narrow (kochuparambil\_01\_0112)
  - Compare to OIF SR / MR
    - SR: 15.4dB
    - MR: ~20dB
  - ghiasi\_02\_0912\_optx mentions 30cm
    - 18-20dB loss budget
- Potential differences with KR4:
  - Lower loss budget supports lower power, smaller receiver design
  - Reduced latency & complexity
    - No FEC
    - No in-band transmitter training
      - Adaptive Rx (SFP+)
      - Assume "system management"
      - Spec similar to 802.3ba CAUI



#### **Interface Discussion & Implications**

- Chip-Chip
  - If loss is kept to <20dB, there is potential for non DFE or light DFE based implementations which avoids MTTFPA issue
    - CTLE designs are able to support greater than 10dB
      - Previous discussions had 15dB 18dB loss
      - VSR 28G has 100mVpp eye opening at 1E-15
    - 802.3bj KR4 test 1 and 2 targeting 10<sup>-12</sup> with 16dB channel and high level of RMS broadband noise, 30dB with lower level of RMS broadband noise (without FEC)
      - High noise and high loss will be significantly relaxed for chip to chip

| Parameter                                                                                                                                                | Test 1<br>values                                                                         | Test 2<br>values                                                                         | Test 3<br>values                                                                         | Test 4<br>values                                                                       | Units                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Maximum BER without FEC                                                                                                                                  | 10-12                                                                                    | 10-12                                                                                    | $2 \times 10^{-5}$                                                                       | $2 \times 10^{-5}$                                                                     |                                                                  |
| Channel insertion loss at 12.89 GHz<br>Real part of $a_0$ , min.*<br>Real part of $a_1$ , min.<br>Real part of $a_2$ , min.<br>Real part of $a_4$ , min. | $\begin{array}{c} 16 \\ -0.1 \\ -1.2 \times 10^{-5} \\ -2.5 \times 10^{-21} \end{array}$ | $\begin{array}{c} 30 \\ -0.1 \\ -1.2 \times 10^{-5} \\ -3.5 \times 10^{-21} \end{array}$ | $\begin{array}{c} 30 \\ -0.1 \\ -1.2 \times 10^{-5} \\ -3.5 \times 10^{-21} \end{array}$ | $\begin{array}{c} 35 \\ -0.1 \\ -1.2 \times 10^{-5} \\ -5 \times 10^{-21} \end{array}$ | dB<br>Hz <sup>-1/2</sup><br>Hz <sup>-1</sup><br>Hz <sup>-2</sup> |
| Applied peak-to-peak sinusoidal jitter <sup>b</sup>                                                                                                      | 0.115                                                                                    | 0.115                                                                                    | 0.115                                                                                    | 0.115                                                                                  | UI                                                               |
| Applied peak-to-peak random jitter <sup>e</sup>                                                                                                          | 0.15                                                                                     | 0.15                                                                                     | 0.15                                                                                     | 0.15                                                                                   | UI                                                               |
| Applied even-odd jitter                                                                                                                                  | 0.035                                                                                    | 0.035                                                                                    | 0.035                                                                                    | 0.035                                                                                  | UI                                                               |
| Applied RMS broadband noise                                                                                                                              | 10                                                                                       | 2.8                                                                                      | 6.3                                                                                      | 3.2                                                                                    | mV                                                               |

Table 93-7-Receiver interference tolerance parameters

\*For each test channel, a<sub>0</sub> is limited to a maximum value of 0.1 and a<sub>1</sub>, a<sub>2</sub>, and a<sub>4</sub> are limited to a maximum value of 0. There is no minimum value specified for a<sub>2</sub>.

<sup>b</sup>The frequency of the sinusoid must be greater than 100 MHz.

\*Random Jitter is specified at a BER of 10<sup>-12</sup>.



### CAUI-4 Chip-Chip transmitter considerations

|                                                                 | KR4 (D1.2, TP2)                               | MR                                                                                                               | CAUI-4 Chip-Chip Potential                                       |
|-----------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Signaling rate, per lane                                        | 25.78125+/-100ppm                             | 19.6 – 28.05                                                                                                     | 25.78125+/-100ppm                                                |
| Unit Interval                                                   | 38.787879ps                                   | 35.65ps - 51ps                                                                                                   | 38.787879ps                                                      |
| Differential peak-to-peak output voltage (max) with Tx disabled | 30mV                                          |                                                                                                                  | 30mVppd                                                          |
| Common Mode Voltage (max)                                       | 1.9V                                          | 1.7V                                                                                                             | 1.9V                                                             |
| Common Mode Voltage (min)                                       | 0V                                            | -0.1V                                                                                                            | 0V                                                               |
| Differential output return loss<br>(min)                        | RL(f) >= -<br>10log10((449.7+f^2)/(3671+f^2)) | A0 = -12<br>fo = 50MHz<br>f1 = 4.4189<br>f2 = 25.78125<br>Slope = 12dB/dec                                       | RL(f) >= -<br>10log10((449.7+f^2)/(3671+f^2)),<br>0.05<=f<=13GHz |
| Common mode output<br>returnloss (min)                          | RL(f)>= 6dB, 0.05<=f<=13GHz                   | -6dB , f<10GHz<br>-4dB, 10G <f<25.78125ghz< td=""><td>RL(f)&gt;= 6dB, 0.05&lt;=f&lt;=13GHz</td></f<25.78125ghz<> | RL(f)>= 6dB, 0.05<=f<=13GHz                                      |
| Common-mode AC output<br>voltage (max,rms)                      | 12mV                                          | 12mV                                                                                                             | 12mV                                                             |
| Amplitude peak-to-peak (max)                                    | 1200mV                                        | 1200mV                                                                                                           | 1200mV                                                           |
| Amplitude peak-to-peak (min)                                    |                                               | 800mV                                                                                                            | 800mV                                                            |



### CAUI-4 Chip-Chip transmitter considerations

|                                                                                                                                                                                                                          | KR4 (D1.2, TP2)                                                              | MR                                                                           | CAUI-4 Chip-Chip Potential                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Transmitter steady state voltage                                                                                                                                                                                         | 0.4 (min) - 0.6V (max)                                                       |                                                                              | TBD                                                                     |
| Linear fit pulse (min)                                                                                                                                                                                                   | 0.8 x Transmitter steady state voltage                                       |                                                                              | TBD                                                                     |
| Transmitted wave form<br>Max RMS normalized error (linear fit), "e"<br>abs coefficient step size (min.)<br>abs coefficient step size (max.)<br>Pre-cursor full-scale range (min.)<br>Post-cursor full-scale range (min.) | 0.037<br>0.0083<br>0.05<br>1.54<br>4                                         | C-1: -20 to 0<br>C1: -25 to 0<br>C0: 40 to 100<br>Step size: 1.25 to 5       | TBD                                                                     |
| Far end transmit output noise (max)                                                                                                                                                                                      | 2mV (low loss channel)<br>1mV (high loss channel)                            |                                                                              | TBD                                                                     |
| Output jitter (max)                                                                                                                                                                                                      | Effective RJ: 0.15UI<br>Even-odd jitter: 0.035UI<br>TJ excluding DDJ: 0.28UI | TUUGJ = 0.15Ulpp<br>T_UBHPJ = 0.15Ulpp<br>T_DCD = 0.035Ulpp<br>TJ = 0.28Ulpp | Effective RJ = 0.15Ulpp<br>Even-odd jitter = 0.035Ulpp<br>TJ = 0.28Ulpp |
| Differential Resistance                                                                                                                                                                                                  |                                                                              | 80 ohms min, 100ohms typ,<br>120 ohms max                                    | TBD                                                                     |
| Transition time (min, 20/80%)                                                                                                                                                                                            | 8ps                                                                          | 8ps                                                                          | 8ps                                                                     |



#### CAUI-4 Chip-Chip Receiver considerations

|                                               | KR4 (D1.2, TP2)                               | MR                                                                                                              | CAUI-4 Chip-Chip Potential                                       |
|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Differential Input Return loss (min)          | RL(f) >= -<br>10log10((449.7+f^2)/(3671+f^2)) | A0 = -12<br>fo = 50MHz<br>f1 = 4.4189<br>f2 = 25.78125<br>Slope = 12dB/dec                                      | RL(f) >= -<br>10log10((449.7+f^2)/(3671+f^2)),<br>0.05<=f<=13GHz |
| Common mode input return loss (min)           | RL(f) >=6dB, 0.05<=f<=13GHz                   | 6dB , f<10GHz<br>-4dB, 10G <f<25.78125ghz< td=""><td>RL(f) &gt;=6dB, 0.05&lt;=f&lt;=13GHz</td></f<25.78125ghz<> | RL(f) >=6dB, 0.05<=f<=13GHz                                      |
| Differential to common-mode return loss (min) | TBD                                           |                                                                                                                 | TBD                                                              |
| Input Differential Voltage (max)              |                                               | 1200                                                                                                            | 1200mV                                                           |
| Differential Impedance                        |                                               | 80ohms min, 100ohms<br>typical, 120ohms max                                                                     | TBD                                                              |
| Input Impedance Mismatch (max)                |                                               | 10%                                                                                                             | TBD                                                              |
| Input common mode voltage                     |                                               | -200mV (min), 1800mV<br>(max)                                                                                   | TBD                                                              |



## OIF MR ILmin/max

#### Channel ILmin and ILmax Graph





## **OIF MR fitted IL parameters**

| Parameter                        | Units | Value |        |
|----------------------------------|-------|-------|--------|
|                                  |       | Min   | Max    |
| Minimum Frequency                | GHz   | 0.05  |        |
| Maximum Frequency                | GHz   |       | 25.78  |
| Fitted Insertion Loss At Nyquist | dB    |       | 20     |
| Fitted Insertion loss a0         | dB    |       | 2      |
| Fitted insertion loss a1         | dB    |       | 14.914 |
| Fitted Insertion loss a2         | dB    |       | 41.288 |
| Fitted insertion loss a4         | dB    |       | 19.728 |



## OIF MR ICN





## **Receiver Interference Tolerance**

| Parameter                              | Test 1 values     | Test 2 values |
|----------------------------------------|-------------------|---------------|
| Maximum BER*                           | 10 <sup>-12</sup> | 10-12         |
| Channel Insertion Loss at 12.89GHz     |                   |               |
| Applied peak-to-peak sinusoidal jitter |                   |               |
| Applied peak-to-peak random jitter     |                   |               |
| Applied even-odd jitter                |                   |               |
| Applied RMS broadband noise            |                   |               |

\* Maximum BER assumes errors are not correlated to ensure a sufficiently high mean time to false packet acceptance assuming 64b/66b coding. Actual implementation of the receiver is beyond the scope of the standard.



# **Compliance** points

- See 93.8.2.1 Receiver test fixture from 802.3bj
- See 93.8.1.1 Transmitter test fixture

